| | REVISIONS | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | A | Updated to current MIL-PRF-38535 requirements. Corrected the 2.3 V $\leq$ V <sub>DDD</sub> $\leq$ 2.7 V maximum limit for t <sub>BLQV</sub> and t <sub>GLQV</sub> in table IA. Corrected test conditions for I <sub>DDDOPR1</sub> and I <sub>DDDOPR40</sub> . Corrected subscripts in symbols I <sub>ILK</sub> and I <sub>OLK</sub> in table IIB. Corrected 6.7 for CE, VDD and VDDD IhI | 13-12-11 | Charles F. Saffle | | В | Changed $V_{DD}/V_{DDD}$ Voltage Ramp Time in 1.4. Added Heavy ion no SEL in 1.6. Corrected Conditions in table IA. Added additional $V_{OL}$ and $V_{OH}$ conditions to table IA. Corrected NBE capacitance in table IA. Corrected table IB footnotes. Corrected footnote 2 of figure 1. Corrected figures 3 and 4. Updated timing transition waveform and updated write timing waveform to figure 5. Corrected 6.7 for NCS and added $V_{SS}$ . Updated drawing to current MIL-PRF-38535 requirements IhI | 14-03-12 | Charles F. Saffle | | С | Added footnote in 1.2.2 for device type 01. Corrected 1.4 for $V_{IH}$ and $V_{IL}$ . Corrected 1.6 for Dose rate induced upset and survivability. Updated 3.2.6 and sequence through 3.2.9. Added Figure 6 block diagram. Added minimum limit for $V_{OH}$ in table IA. Added additional screening to 4.2.1. Corrected table IIA for device class Q - IIb | 14-12-04 | Charles F. Saffle | | D | Corrections to Tables IIA and IIB, update to current requirements glg | 18-07-11 | Charles F. Saffle | | REV | | | | | | | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------|-----------------------------|----------------------|----|------------------------------------------------------------------------------------------|-----------------|-------|----------------------------|-------|----|------------------------------------------------------------------------------------------------------|---|-----|----|---|---|----|----|----|----|----| | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | D | D | D | D | D | D | D | D | D | D | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | | | | | | | | | | | | REV STATUS | 3 | | | RE\ | / | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | OF SHEETS | | | | SHE | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A PREPARED BY Laura Leeper CHECKED BY MICROCIRCUIT DRAWING CHECKED BY Laura Leeper | | | | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990<br>http://www.landandmaritime.dla.mil | | | | | | | | | | | | | | | | | | THIS DRAWIN<br>FOR US<br>DEPAR<br>AND AGEN<br>DEPARTMEN | SE BY A<br>RTMEN<br>ICIES ( | ALL<br>ITS<br>DF THE | = | Cha | ROVE<br>arles F | Saffl | | L DAT | E | MICROCIRCUIT, MEMORY, DIGITAL, CMOS, 2M X 32-BIT (64Mb), RADIATION-HARDENED, SRAM, MULTI-CHIP MODULE | | | | | | | , | | | | | REVISION LEVEL D | | | | SI. | ZE | | GE CC<br><b>57268</b><br>S | | 1 | <b>59</b> | | 102 | 32 | | | | | | | | #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device types</u>. The device types shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-----------------------------------| | 01 | HXSR06432 | 2M X 32-bit rad-hard CMOS SRAM 1/ | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation Q, V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------| | X | See figure 1 | 86 | Flat pack | 1.2.5 Lead finish. The lead finish shall be as specified in MIL-PRF-38535 for classes Q and V. 1/ Device type 01, when provided as class Q, will have additional testing as defined in section 4.2.1.d. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 2 | | Supply voltage range I/O (V <sub>DDD</sub> ) | 0.5 V dc to +4.4 V dc | |-------------------------------------------------------------|-----------------------------------------| | Supply voltage range core (V <sub>DD</sub> ) | | | DC input voltage range (V <sub>IN</sub> ) | | | DC output voltage range (Vouт) | 0.5 V dc to V <sub>DDD</sub> + 0.5 V dc | | DC or average output current (IOUT) | 15 mA | | Storage temperature | 65°C to +150°C | | Lead temperature (soldering 5 seconds) | | | Thermal resistance, junction to case $(\Theta_{JC})$ | | | Voltage applied to pins, except power | 0.5 V dc to V <sub>DDD</sub> + 0.5V dc | | Maximum power dissipation | | | Case operating temperature range (Tc) | | | Maximum junction temperature (T <sub>J</sub> ) | 175°C | | 1.4 Recommended operating conditions. 3/ | | | Supply voltage range I/O (VDDD) | | | Optional supply voltage range I/O (VDDD) | 2.3 V dc to 2.7 V dc | | Supply voltage range core (VDD) | 1.65 V dc to 1.95 V dc | | Supply voltage reference (Vss) | 0.0 V dc | | High level input voltage range (V <sub>H</sub> ) | | | Low level input voltage range (V <sub>IL</sub> ) | | | Voltage on any pin (V <sub>IN</sub> ) | | | Power-down time | | | Case operating temperature range (Tc) | | | V <sub>DD</sub> /V <sub>DDD</sub> voltage ramp time | | | 1.5 Digital logic testing for device classes Q and V. | | | Fault coverage measurement of manufacturing | | | logic tests (MIL-STD-883, test method 5012) | 100 percent | | 1.6 Radiation features. 5/ | · | | Maximum total dose available (dose rate = 50-300 rad(Si)/s) | 1 x 10 <sup>6</sup> Rads(Si) | | Single event phenomenon (SEP): | , | | No SEL occurs at effective LET (see 4.4.4.4) | ≤ 120 MeV-cm²/mg | | Heavy Ion Single event upset (SEU) rate | | | Proton Single event upset (SEU) rate | | | Neutron irradiation | <del>-</del> | | Dose rate induced upset | ` , | | Dose rate survivability | ` , | | Latch-up | Immune by SOI technology | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - $\underline{\textit{2}}/$ All voltages are referenced to Vss. - 3/ Maximum applied voltage shall not exceed 4.4 V. - 4/ If the SRAM is powered down, the power must remain turned off for the "Power Down Time" before turned back on. - 5/ Radiation features and test limits specified herein based on 16Mb single chip SRAM test results (5962-08202/08203). For details on these RHA parameters and test results, contact the device manufacturer. - 6/ Projected performance based on CREME96 results for a geosynchronous orbit during solar minimum non-flare conditions behind 100mil Aluminum shield using Weibull parameters derived from actual test data (see 4.4.4.4). Weibull parameters are available from vendor to calculate upset rates for other orbits/environments (such as Adams 90% worst case) and using different upset rate calculating programs (such as Space Radiation 5.0). - 7/ Guaranteed but not tested for 1MeV equivalent neutrons. | STANDARD MICROCIRCUIT DRAWING DI A LAND AND MARITIME | SIZE<br><b>A</b> | | 5962-10232 | |------------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 3 | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http://quicksearch.dla.mil). 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation. #### ASTM INTERNATIONAL ASTM Standard F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) induced by Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959; <a href="https://www.astm.org">https://www.astm.org</a>.) JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JESD 78 - IC Latch-Up Test. (Copies of these documents are available online at <a href="https://www.jedec.org">https://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 240-S, Arlington, VA 22201-2107.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 4 | - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3. - 3.2.4 Output load circuit. The output load circuit shall be as specified on figure 4. - 3.2.5 Timing waveforms. The timing waveforms shall be as specified on figure 5. - 3.2.6 <u>Block diagrams</u>. The block diagrams shall be as specified on figure 6. - 3.2.7 <u>Radiation test circuit</u> The radiation test circuit shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. - 3.2.8 <u>Functional tests</u>. Various functional tests used to test this device are contained in appendix A (herein). If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device classes Q and V, alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. - 3.2.9 Signal definitions. The signal definitions shall be as specified in 6.7 herein. - 3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in Table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in Table IIA. The electrical tests for each subgroup are defined in Table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 External decoupling capacitors. The CDR33 chip capacitors are mounted to the outside lid of the package. Ceramic capacitors shall meet approved criteria (design, screening and testing) in accordance with MIL-PRF-123 or as approved by the Qualifying Activity. The capacitors are included to improve the noise sensitivity for I/O switching and dose rate hardness. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 5 | # TABLE IA. <u>Electrical performance characteristics</u>. <u>1</u>/ | Test Symbol | | mbol Conditions $-55^{\circ}C \leq T_{C} \leq +125^{\circ}C$ $3.0 \text{ V} \leq V_{DDD} \leq 3.6 \text{ V}$ $1.65 \text{ V} \leq V_{DD} \leq 1.95 \text{ V}$ unless otherwise specified | | Device<br>type | Lir<br>Min | nits<br>Max | Unit | |--------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|------------|---------------|------| | Standby Current – NCS<br>disabled | IDDSB02 | f=0MHz, NCS(0-3),<br>NOE, NWE = V <sub>DDD</sub> | 1, 2, 3 | 01 | | 120.0<br>1.2 | mA | | Standby Current – enabled | I <sub>DDSB</sub> | f=0MHz, NCS <u>2</u> /,<br>NOE, NWE = V <sub>SS</sub> | 1, 2, 3 | 01 | | 120.0<br>1.2 | mA | | Operating Supply Current Disabled, address bus at max frequency 3/ | IDDOP3 | f=40MHz, NCS(0-3),<br>NOE, NWE = V <sub>DDD</sub> | 1, 2, 3 | 01 | | 8<br>20 | mA | | Operating Supply Current Deselected, write mode 3/ | IDDOP1 | NCS and NOE = V <sub>DDD</sub> , NWE at 1MHz vector controlled | 1, 2, 3 | 01 | | 0.4<br>0.8 | mA | | Operating Supply Current Selected, write mode low frequency 3/ | IDDOPW1 IDDDOPW1 | f=1MHz, NCS*=V <sub>SS</sub> , NOE=V <sub>DDD</sub> , NWE vector controlled | 1, 2, 3 | 01 | | 5.6<br>0.95 | mA | | Operating Supply Current Selected, write mode high frequency 3/ | IDDOPW40 IDDDOPW40 | f=40MHz, NCS*=V <sub>SS</sub> , NOE=V <sub>DDD</sub> , NWE vector controlled | 1, 2, 3 | 01 | | 200.3<br>29.0 | mA | | Operating Supply Current Selected, read mode low frequency 3/ | IDDOPR1 IDDDOPR1 | f=1MHz, NCS*=V <sub>SS</sub> ,<br>NOE, NWE =V <sub>DDD</sub> | 1, 2, 3 | 01 | | 3.0<br>0.8 | mA | | Operating Supply Current Selected, read mode high frequency 3/ | I <sub>DDOPR40</sub> | f=40MHz, NCS*=V <sub>SS</sub> ,<br>NOE, NWE =V <sub>DDD</sub> | 1, 2, 3 | 01 | | 80.3<br>23.0 | mA | | Data Retention Current | I <sub>DR1</sub> | V <sub>DD</sub> = 1.0 V V <sub>DDD</sub> = 2.0 V | 1, 2, 3 | 01 | | 80<br>0.8 | mA | | Low level output voltage | Vol | $V_{DDD} = 3.0 \text{ V}, V_{DD} = 1.65 \text{ V}, \\ I_{OL} = 10\text{mA}, V_{IL} = V_{SS}, V_{IH} = V_{DDD} \\ V_{DDD} = 2.3 \text{ V}, V_{DD} = 1.65 \text{ V}, \\ I_{OH} = 10\text{mA}, V_{IL} = V_{SS}, \\ V_{IH} = V_{DDD} \underline{6}/$ | 1, 2, 3 | 01 | | 0.4 | V | | High level output voltage | Vон | $V_{DDD} = 3.0 \text{ V}, V_{DD} = 1.65 \text{ V},$ $I_{OH} = -5\text{mA}, V_{IL} = V_{SS}, V_{IH} = V_{DDD}$ $V_{DDD} = 2.3 \text{ V}, V_{DD} = 1.65 \text{ V},$ $I_{OL} = 5\text{mA}, V_{IL} = V_{SS}, V_{IH} = V_{DDD} \underline{6}/$ | 1, 2, 3 | 01 | 2.7 | | V | | Input leakage current | I <sub>ILK</sub> | $V_{IN} = 3.6 \text{ V}, V_{DDD} = 3.6 \text{ V},$<br>$V_{DD} = 1.95 \text{ V}$ all other pins at 3.6 V | 1, 2, 3 | 01 | -10 | 10 | μA | | Output leakage current | Іоцк | V <sub>DD</sub> = 3.6V, V <sub>DDD</sub> = 3.6 V,<br>V <sub>DD</sub> = 1.95 V all other pins at 3.6 V | 1, 2, 3 | 01 | -20 | 20 | μA | See footnotes at end of table. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 6 | TABLE IA. Electrical performance characteristics – continued. $\underline{1}/$ | Test | Symbol | Conditions $-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$ $3.0 \text{ V} \leq \text{V}_{\text{DDD}} \leq 3.6 \text{ V or}$ $2.3 \text{ V} \leq \text{V}_{\text{DDD}} \leq 2.7 \text{ V}$ $1.65 \text{ V} \leq \text{V}_{\text{DD}} \leq 1.95 \text{ V}$ $\text{V}_{\text{IH}} = \text{V}_{\text{DDD}}, \text{V}_{\text{IL}} = \text{V}_{\text{SS}}$ | Group A<br>subgroups | Device<br>type | Lin | nits | Unit | |----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|------------|----------------------------------|------| | | | unless otherwise specified<br>See figures 4 and 5 | | | Min | Max | | | Address capacitance NCS input capacitance NOE input capacitance CE input capacitance NWE input capacitance NBE input capacitance | CA<br>CNCS<br>CNOE<br>CCE<br>CNWE<br>CNBE | V <sub>IN</sub> = V <sub>DDD</sub> or V <sub>SS</sub> ,<br>f = 1 MHz<br>See 4.4.1e | 4 | 01 | | 25<br>25<br>35<br>35<br>35<br>25 | pF | | Data I/O capacitance 4/ | C <sub>DQ</sub> | | 4 | 01 | | 25 | pF | | Functional tests | | See 3.2.7 and 4.4.1.c | 7, 8 | 01 | | | | | Data retention voltage | $V_{DR}$ | $V_{DDD} = 2.0 \text{ V}, V_{DD} = 1.0 \text{ V}$ | 7, 8 | 01 | <u>5</u> / | | | | Read cycle time | tavavr | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 20<br>22 | | ns | | Address access time | t <sub>AVQV</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 20<br>22 | ns | | Address change output invalid time | taxqx | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 4<br>4 | | ns | | Chip select access time | tsLQV | 3.0 V ≤ V <sub>DDD</sub> ≤ 3.6 V<br>2.3 V ≤ V <sub>DDD</sub> ≤ 2.7 V | 9, 10, 11 | 01 | | 21<br>22 | ns | | Chip select to output enable time | tsLQX | $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{\text{DDD}} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0 | | ns | | Chip select to output disable time | t <sub>SHQZ</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 4.5<br>4.5 | ns | | Chip enable access time | t <sub>EHQV</sub> | $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{\text{DDD}} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 21<br>22 | ns | | Chip enable to output enable time | t <sub>EHQX</sub> | 3.0 V ≤ V <sub>DDD</sub> ≤ 3.6 V<br>2.3 V ≤ V <sub>DDD</sub> ≤ 2.7 V | 9, 10, 11 | 01 | 0 | | ns | | Chip enable to output disable time | t <sub>ELQZ</sub> | $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{\text{DDD}} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 6.0<br>6.0 | ns | | Byte enable access time | t <sub>BLQV</sub> | 3.0 V ≤ V <sub>DDD</sub> ≤ 3.6 V<br>2.3 V ≤ V <sub>DDD</sub> ≤ 2.7 V | 9, 10, 11 | 01 | | 6<br>7 | ns | | Byte enable to output active time | t <sub>BLQX</sub> | 3.0 V ≤ V <sub>DDD</sub> ≤ 3.6 V<br>2.3 V ≤ V <sub>DDD</sub> ≤ 2.7 V | 9, 10, 11 | 01 | 0 | | ns | | Byte enable to output disable time | t <sub>BHQZ</sub> | 3.0 V ≤ V <sub>DDD</sub> ≤ 3.6 V<br>2.3 V ≤ V <sub>DDD</sub> ≤ 2.7 V | 9, 10, 11 | 01 | | 4.3<br>4.3 | ns | | Output enable access time | t <sub>GLQV</sub> | $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{\text{DDD}} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 6.5<br>7.5 | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 7 | TABLE IA. Electrical performance characteristics – continued. $\underline{1}/$ | Test | Symbol | Conditions -55°C ≤ $T_C$ ≤+125°C 3.0 $V$ ≤ $V_{DDD}$ ≤ 3.6 $V$ or 2.3 $V$ ≤ $V_{DDD}$ ≤ 2.7 $V$ 1.65 $V$ ≤ $V_{DD}$ ≤ 1.95 $V$ $V_{IH}$ = $V_{DDD}$ , $V_{IL}$ = $V_{SS}$ | Group A<br>subgroups | Device<br>type | Lir | nits | Test | |--------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|----------|------------|------| | | | unless otherwise specified<br>See figures 4 and 5 | | | Min | Max | | | Output enable to output active time | t <sub>GLQX</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0<br>0 | | ns | | Output enable to output disable time | t <sub>GHQZ</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 4.8<br>4.8 | ns | | Write cycle time | tavavw | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 15<br>15 | | ns | | Minimum write enable pulse width | t <sub>WLWH</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 7<br>7 | | ns | | Chip select to end of write time | t <sub>SLWH</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 10<br>10 | | ns | | Chip enable to end of write time | tенwн | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 10<br>10 | | ns | | Data valid to end of write time | tоvwн | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 6<br>6 | | ns | | Address valid to end of write time | tavwh | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 12<br>12 | | ns | | Data hold time after end of write time | twhox | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0<br>0 | | ns | | Address valid setup to start of write time | t <sub>AVWL</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0 | | ns | | Address valid hold after end of write time | twhax | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0 | | ns | | Write enable to output disable time | t <sub>WLQZ</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | | 6.0<br>6.0 | ns | | Write disable to output enable time | twnqx | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0<br>0 | | ns | | Write disable write enable pulse width 6/ | twhwL | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 5<br>5 | | ns | | Byte enable to end of write time | tвшин | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 10<br>10 | | ns | | Byte enable pulse width | tвьвн | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 8 | | ns | | Write enable to end of byte enable | t <sub>WLBH</sub> | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 8 | | ns | | Data valid to end of byte enable | t <sub>DVBH</sub> | $3.0 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{\text{DDD}} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 8 | | ns | | Data hold time after end of byte enable | tвнох | $3.0 \text{ V} \le \text{V}_{DDD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{DDD} \le 2.7 \text{ V}$ | 9, 10, 11 | 01 | 0 | | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 8 | #### TABLE IA. Electrical performance characteristics – continued. 1/ - 1/ Devices supplied to this drawing have been characterized through all levels M, D, P, L, R, and H of irradiation. However, this device is only tested at the 'H' level. Pre and Post irradiation values are identical unless otherwise specified in Table IA. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub>= +25°C. - 2/ Vector controlled, only one NCS[0-3] at 0 volts. - 3/ These dynamic operating mode current measurement s (IDDOPx and IDDDOPx) exclude standby mode currents (IDDS and IDDDS). - 4/ Tested initially and after any design or process changes which may affect that parameter, and therefore shall be guaranteed to the limits specified in Table IA. - 5/ As verified by functional tests. - 6/ Guaranteed to the limits specified in Table IA, but not tested. #### TABLE IB. SEP Test Limits. 1/ 2/ 3/ | | | | Bias V <sub>DD</sub> = 1.65 V | Bias V <sub>DD</sub> =1.95 V | | | |-------------|-----------|----------------|-------------------------------------------------|----------------------------------|--|--| | Device Type | ION Type | Memory pattern | SEU Rate<br>Adam's 90% environment <u>4</u> / | No latch-up (SEL) Effective LET | | | | 01 | Heavy ion | <u>5</u> / | 1 x 10 <sup>-12</sup> upsets/bit-day <u>6</u> / | LET ≤ 120 MeV/mg/cm <sup>2</sup> | | | | 01 | Proton | <u>5</u> / | 2 x 10 <sup>-12</sup> upsets/bit-day <u>6</u> / | - | | | - 1/ For SEP test conditions, see 4.4.4.4 herein. - 2/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ For SEL worst case temperature $T_A = +125^{\circ}C \pm 10^{\circ}C$ and for SEU worst case temperature $T_A = +25^{\circ}C \pm 10^{\circ}C$ . - 4/ Projected performance based on CREME96 results for a geosynchronous orbit during solar minimum non-flare conditions behind 100mil Aluminum shield using Weibull parameters derived from actual test data(see 4.4.4.4). Weibull parameters are available from vendor to calculate upset rates for other orbits/environments (such as Adams 90% worst case) and using different upset rate calculating programs (such as Space Radiation 5.0). - 5/ Testing shall be performed using checkerboard and checkerboard bar test patterns. - The proton test is performed at the energy level 200 MeV and observed SEU rate is less than geosynchronous orbits/environments program goal SEU rate = 2 x 10<sup>-12</sup> errors/bit-day. CRÈME 96 with Weibull parameters are available from the vendor upon request. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 9 | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 10 | | Symbol | mm | | | | | | |--------|-------|-------|--|--|--|--| | | min | max | | | | | | Α | 4.34 | 5.20 | | | | | | A1 | 3.15 | 3.85 | | | | | | b | 0.15 | 0.25 | | | | | | С | 0.125 | 0.20 | | | | | | D1 | 24.25 | 24.73 | | | | | | D2 | 20.83 | 21.08 | | | | | | D3 | 17.53 | 17.78 | | | | | | E1 | 30.93 | 31.55 | | | | | | E2 | 26.54 | 26.80 | | | | | | E3 | 26.67 | 26.92 | | | | | | E4 | 23.37 | 23.62 | | | | | | е | .585 | .685 | | | | | | L | 62.99 | 64.01 | | | | | | L1 | 54.23 | 54.49 | | | | | | L2 | 42.75 | 43.61 | | | | | #### NOTES: - 1. Lid is electrically connected to $V_{\mbox{\footnotesize SS}}.$ - 2. The package is assembled with four on package CDR33 chip capacitors 0.1uF with 50V rating which meet approved criteria and are similar to MIL-PRF-123 capacitors. Two capacitors placed between $V_{DD}$ and $V_{SS}$ and two between $V_{DDD}$ and $V_{SS}$ to improve noise sensitivity for I/O switching and dose rate hardness. FIGURE 1. <u>Case outline</u> - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 11 | | Device types | | All | | |-----------------|------------------|-----------------|------------------| | Case outlines | | X | | | Terminal number | Terminal symbol | Terminal number | Terminal symbol | | 1 | Cathode | 86 | Anode | | 2 3 | $V_{SS}$ | 85 | $V_{SS}$ | | 3 | $V_{DD}$ | 84 | $V_{DD}$ | | 4 | A0 | 83 | A18 | | 5 | A1 | 82 | A17 | | 6 | A2 | 81 | A16 | | 7 | A3 | 80 | $V_{SS}$ | | 8 | A4 | 79 | $V_{DDD}$ | | 9 | V <sub>SS</sub> | 78 | DQ31 | | 10 | $V_{DDD}$ | 77 | DQ30 | | 11 | DQ0 | 76 | DQ29 | | 12 | DQ1 | 75 | DQ28 | | 13 | DQ2 | 74 | DQ27 | | 14 | DQ3 | 73 | DQ26 | | 15 | DQ4 | 72 | NOE | | 16 | DQ5 | 71 | V <sub>DDD</sub> | | 17 | Vss | 70 | NBE3 | | 18 | V <sub>DDD</sub> | 69 | NCS3 | | 19 | NBE0 | 68 | DQ25 | | 20 | NCS0 | 67 | DQ24 | | 21 | DQ6 | 66 | DQ23 | | 22<br>23 | DQ7 | 65<br>64 | DQ22<br>NCS2 | | 23<br>24 | DQ8 | 63 | CE | | 24<br>25 | DQ9<br>NCS1 | 62 | NBE2 | | 26 | NBE1 | 61 | V <sub>DDD</sub> | | 27 | V <sub>DDD</sub> | 60 | V <sub>SS</sub> | | 28 | NWE | 59 | DQ21 | | 29 | DQ10 | 58 | DQ21<br>DQ20 | | 30 | DQ11 | 57 | DQ19 | | 31 | DQ12 | 56 | DQ18 | | 32 | DQ13 | 55 | DQ17 | | 33 | DQ14 | 54 | DQ16 | | 34 | DQ15 | 53 | V <sub>DDD</sub> | | 35 | V <sub>DDD</sub> | 52 | Vss | | 36 | Vss | 51 | A15 | | 37 | A5 | 50 | A14 | | 38 | A6 | 49 | A13 | | 39 | A7 | 48 | A12 | | 40 | A8 | 47 | A11 | | 41 | A9 | 46 | A10 | | 42 | $V_{DD}$ | 45 | $V_{DD}$ | | 43 | Vss | 44 | Vss | | | 1 00 | | | | | | | | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 12 | | CE | | NCS* | | | NWE | NWE NOE NBE | | NBE | | NOE NBE | | MODE | | | D | | |----|---|------|---|---|-----|-------------|---|-----|---|---------|---------------|------|------|-------|-------|--| | | 0 | 1 | 2 | 3 | | | 0 | 1 | 2 | 3 | | 0-7 | 8-15 | 16-23 | 24-31 | | | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Disable | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | Х | Н | Н | Н | Н | Х | Х | Х | Х | Х | Х | De-select | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | Н | Н | Х | Х | Х | Х | Read Standby | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | Н | Х | Н | Н | Н | Н | Read Standby | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | Н | L | L | Н | Н | Н | Read Data Out | DO | Hi-Z | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | Н | L | Н | L | Н | Н | Read Data Out | Hi-Z | DO | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | Н | L | Н | Н | L | Н | Read Data Out | Hi-Z | Hi-Z | DO | Hi-Z | | | Н | L | Н | Н | Н | Н | L | Н | Н | Н | L | Read Data Out | Hi-Z | Hi-Z | Hi-Z | DO | | | Н | L | Н | Н | Н | Н | L | L | L | L | L | Read Data Out | DO | DO | DO | DO | | | Н | L | Н | Н | Н | L | Х | Н | Н | Н | Н | No Write | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | Н | L | Н | Н | Н | L | Н | L | Н | Ι | Τ | Write | DI | Х | Х | Χ | | | Н | L | Н | Н | Н | L | Н | Н | L | Н | Н | Write | Х | DI | Х | Х | | | Н | L | Н | Н | Н | L | Н | Н | Н | L | Н | Write | Х | Х | DI | Х | | | Н | L | Н | Н | Н | L | Н | Н | Н | Н | L | Write | Х | Х | Х | DI | | | Н | L | Н | Н | Н | L | Н | L | L | L | L | Write | DI | DI | DI | DI | | Note: L=low, H=high, X=low or high, Hi-Z = Hi Impedance, DO = Data Output and DI = Data Input. NOE = H: High Z output state maintained for NCS = X, CE = X, NWE = X\*NCS(0-3). Only one NCS can be L, others remain H. # FIGURE 3. Truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 13 | ## **AC Timing Output Load Circuit** NOTE 1: Set to 5 pF for T\*QZ (Low-Z to High-Z) timing parameters. | I/O | VLOAD | |-------|---------------------| | 3.3 V | V <sub>DDD</sub> /2 | | 2.5 V | V <sub>DDD</sub> /2 | - 1. All input rise and fall times = 1 ns between the 90% and 10% levels - 2. Timing parameter reference voltage level. - 3. ss: Low-Z $V_{\text{OH}}$ and $V_{\text{OL}}$ steady state output voltage. - 4. High-Z Output pin pulled to VLOAD by output load circuit. | I/O type | V <sub>IH</sub> ac | V <sub>IL</sub> ac | V <sub>REF</sub> | VLOAD | |------------|--------------------|--------------------|----------------------|----------------------| | 3.3 V CMOS | V <sub>DDIO</sub> | Vss | V <sub>DDIO</sub> /2 | V <sub>DDIO</sub> /2 | | 2.5 V CMOS | V <sub>DDIO</sub> | Vss | V <sub>DDIO</sub> /2 | V <sub>DDIO</sub> /2 | FIGURE 4. Output load circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 14 | NOTE: 1. t<sub>SHSL</sub> is not a tested parameter. Maintaining 4.5 ns between NCS[x] disable and NCS[y] enable will minimize contention current when switching between chip selects. 2. NCS(0, 1, 2, 3) only one NCS can be Low at a time, others must be High. FIGURE 5. Timing waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|------------------|-------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL D | SHEET<br>15 | # WRITE CYCLE TIMING — <sup>t</sup>avavw — ADDRESS $^{\rm t}$ WHAX – <sup>t</sup>avwh – • tavwl → – <sup>t</sup> WLWH – t WHWL-NWE t whax t WLQZ -HIGH IMPEDANCE DATA OUT t WHDX t DVWH -DATA VALID DATA IN -<sup>t</sup>SLWH -NCS(0,1,2,3) SEE NOTE - <sup>t</sup>EHWH -<sup>t</sup>BLWH -— <sup>t</sup> WLBH ■ t BHDX .t<sub>BLBH</sub> -NBE(0,1,2,3) NOTE: For an NWE controlled write, NCS must be Low when NWE is Low. FIGURE 5. <u>Timing waveforms</u> - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 16 | #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. Capacitors are added to the package after mechanical screening. - 4.2.1 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - d. Additional screening for device class Q shall be done per approved QM plan and include: - (1) Internal visual, TM 2010 condition A - (2) X-ray (top view only) - (3) PIND - (4) Serialization - (5) 240-hour dynamic burn-in, delta, read and record (in place of standard class Q burn-in) - (6) Static Burn-in, delta, read and record - 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein. - 4.4.1 Group A inspection. - a. Tests shall be as specified in Table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - d. O/V (Latch up) tests shall be measured only for the initial qualification and after any process or design changes which may affect the performance of the device. For device classes Q and V, the procedures and circuit shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference. - e. Subgroup 4 (CA, CNCS, CNOE, CCE, CNWE, and CD) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 5 devices with no failures, and all input and output terminals tested. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 18 | TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line<br>Number | Test requirements | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | | |----------------|------------------------------------------|---------------------------------------------------------------|-----------------------------------|--| | | | Device<br>class Q | Device<br>class V | | | 1 | Interim electrical parameters (see 4.2) | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 | | | 2 | Static burn-in I and II<br>(method 1015) | Required | Required | | | 3 | Same as line 1 | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 Δ | | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | | | 5 | Final electrical parameters | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 Δ | | | 6 | Group A test requirements | 1,2,3,4**,7, 8A,8B,9,10,11 | 1,2,3,4**,7,8A,<br>8B,9,10,11 | | | 7 | Group C end-point electrical parameters | 1,2,3,7,8A,8B, 9,10,11 | 1,2,3,7,8A,8B,<br>9,10,11 Δ | | | 8 | Group D end-point electrical parameters | 2,3,8A,8B | 2,3,8A,8B | | | 9 | Group E end-point electrical parameters | 1,7,9 | 1,7,9 | | - 1/ Blank spaces indicates tests are not applicable. - 2/ Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7 and 8 functional tests shall verify functionality of the device. - 4/ \* indicates PDA applies to subgroup 1 and 7. - 5/ \*\* see 4.4.1e. - $\underline{6}'$ $\underline{\Delta}$ indicates delta limit (see Table IIB) shall be required where specified, and the delta values shall be computed with reference to previous interim electrical parameters (see Line 1). For device class V, performance of delta limits shall be specified in the manufacturer's QM plan. - <u>7</u>/ See 4.4.1d. Table IIB. Delta limits. 1/ 2/ | Symbol | Parameter | Delta ± | |--------------------|-----------------------------|------------------------------------| | I <sub>DDSB</sub> | Core Standby Current | 10% of the measured value or 400μA | | I <sub>DDDSB</sub> | I/O Standby Current | 10% of the measured value or 400μA | | I <sub>DR1</sub> | Core Data Retention Current | 10% of the measured value or 200μA | | I <sub>DR2</sub> | I/O Data Retention Current | 10% of the measured value or 200μA | | I <sub>ILK</sub> | Input Leakage Current | 10% of the measured value or 2.0μA | | I <sub>OLK</sub> | Output Leakage Current | 10% of the measured value or 4.0μA | - 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. The delta limit imposed is the greater of the specified values in the table. - 2/ Parameter shifts are calculated at -55°C only. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 19 | - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in Table IIA herein. Sample size for Group D Subgroups 3 through 5 shall be 5(0) with acceptance on zero failures. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in Table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ± 5°C, after exposure, to the subgroups specified in table IIA herein. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 condition A, and as specified herein. The total dose requirements shall be as defined within paragraph 1.6 herein. - 4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in Table IA herein and shall be the pre-irradiation end-point electrical parameter limit at 25°C ± 5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Dose rate induced latchup testing</u>. When required by the customer, dose rate induced latchup testing shall be performed in accordance with method 1020 of MIL-STD-883 and as specified herein. Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process. - 4.4.4.3 <u>Dose rate upset testing</u>. When required by the customer, dose rate upset testing shall be performed in accordance with method 1021 of MIL-STD-883 and herein. - a. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. Device parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-PRF-38535. - 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V devices (see 1.6 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM standard F1192 may be used as a guideline when performing SEP testing. The recommended test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° < angle < 60°). No shadowing of the ion beam due to fixturing or package related effects are allowed. - b. The fluence shall be > 100 errors or $> 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>6</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be > 20 microns in silicon. - e. The test temperature shall be +25°C for upset and the maximum rated operating temperature +125°C for latchup. - f. Bias conditions shall be defined by the manufacturer for latchup measurements. - g. For SEP test limits, see table IB herein. - 4.4.4.5 Neutron testing. When required by the customer, neutron testing shall be performed in accordance with method 1017 of MIL-STD-883 and herein. All device classes must meet the post irradiation end-point electrical parameter limits as defined in table IA, for the subgroups specified in Table IIA herein at $T_A = +25^{\circ}C \pm 5^{\circ}C$ after an exposure of 2 x $10^{12}$ neutrons/cm<sup>2</sup> (minimum). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 20 | 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. ## 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q, and V. #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990 or telephone (614) 692-0540. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in QML-38535 and MIL-HDBK-103 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing. | | | | _ | |----------------------------------------------------|------------------|---------------------|------------| | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 21 | ## 6.7 Signal definitions. | A (0-18) | Address input signals. Used to select a particular 32-bit word within the memory array. | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQ (0-31) | Bi-directional data signals. These function as data outputs during a read operation and as data inputs during a write operation. | | NCS(0-3) | Negative Chip Select input signal. The 2Mx32 SRAM consists of four 512Kx32 SRAMs. Each 512Kx32 SRAM is controlled by a separate NCS. Setting to a low level allows normal read or write operation of the selected SRAM. Only one NCS shall be low at a time. When at a high level, it sets the selected SRAMs to a deselected condition and holds the data output drivers in a high impedance state. | | NWE | Negative Write Enable input signal. Setting to a low level activates a write operation and holds the data output drivers in a high impedance state. When at a high level it allows normal read operation. | | NOE | Negative Output Enable input signal. Setting to a high level holds the data output drivers in a high impedance state. When at a low level, the data output driver state is defined by NCS, NBE, CE and NWE. If this signal is not used, it must be connected to VSS. | | CE | Chip Enable input signal. When set to a high level, the SRAM is in normal read or write operation. When at a low level, it defaults the SRAM to a pre-charge condition and holds the data output drivers in a high impedance state. If the CE signal is not used, it must be connected to VDDD. | | NBE (0-3) | Not Byte Enable input signal. When set to a low level, enables a read or write operation on a specific byte within the 32-bit (4 byte) word. When at a high level, the write operation of a specific byte is disabled and during a read operation the 8 data outputs of the specific byte are held in a high impedance state. | | Vss | Ground | | $V_{DD}$ | SRAM Core operating voltage (typical 1.8V) | | $V_{DDD}$ | I/O Operating voltage (typical 3.3V) | | Cathode and Anode | These signals are used for manufacturing test only. They shall be connected to VSS. | 6.8 Additional information. When applicable, a copy of the following additional data shall be maintained and available from the device manufacturer: - a. RHA test conditions (SEP). - b Number of upsets (SEU). - c. Number of transients (SET). - d. Occurrence of latchup (SEL). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 22 | #### APPENDIX A #### Appendix A forms a part of SMD 5962-10232 #### **FUNCTIONAL ALGORITHMS** #### A.1 SCOPE A.1.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. A.2 APPLICABLE DOCUMENTS. This section is not applicable to this appendix. #### A.3 ALGORITHMS #### A.3.1 Algorithm A (pattern 1). ### A.3.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. #### A.3.2 Algorithm B (pattern 2). #### A.3.2.1 March left - right. - Step 1. Increment address from minimum to maximum writing each address with alternating data pattern (x55). - Step 2. Increment address from minimum to maximum while performing 2a and 2b - Step 2a. Read and verify an address. - Step 2b. Write the address with complement data. - Step 3. Decrement address from maximum to minimum while performing 3a, 3b, 3c, 3d - Step 3a. Read and verify an address. - Step 3b. Write the address with complement data. - Step 3c. Read and verify the address. - Step 3d. Write the address with complement data. - Step 4. Decrement address from maximum to minimum while performing 4a and 4b - Step 4a. Read and verify the address - Step 4b. Write the address with complement data - Step 5. Decrement address from maximum to minimum while performing 5a, 5b, 5c, and 5d - Step 5a. Read and verify the address - Step 5b. Write the address with complement data - Step 5c. Read and verify the address - Step 5d. Write the address with complement data - Step 6. Decrement address from maximum to minimum while performing 6a - Step 6a. Read and verify the address | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 23 | #### APPENDIX A - continued. ## Appendix A forms a part of SMD 5962-10232 #### **FUNCTIONAL ALGORITHMS** #### A.3.3 Algorithm C (pattern 3). ### A.3.3.1 Solids. - Step1. Write x00 data pattern to all addresses from minimum to maximum. - Step 2. Read and verify x00 data pattern at all addresses. - Step 3. Write xFF data pattern to all addresses from minimum to maximum. - Step 4. Read and verify xFF data pattern at all addresses. ## A.3.4 Algorithm D (pattern 4). ## A.3.4.1 Control signals functional Verification. Each test performed independently. NOE Functional test: Read with NOE = V<sub>IH</sub> and confirm high-Z outputs NCS Functional test: Read with NCS = V<sub>IH</sub> and verify high-Z outputs | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-10232 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 24 | #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 18-07-11 Approved sources of supply for SMD 5962-10232 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962H1023201QXC | 34168 | HXSR06432-DWH | | 5962H1023201VXC | 34168 | HXSR06432-DVH | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number 34168 Vendor name and address Honeywell Inc. 12001 State Highway 55 Plymouth, MN 55441 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.