## HXBUSX18

# **Honeywell**

## 18 Bit Bidirectional Bus Transceiver Radiation Hardened 3.3V SOI CMOS

#### Features

- 18 Bit Bidirectional Bus Interface
- Rad Hard: 300k Rad(Si) Total Dose
- Single +3.3 V Power Supply
- Supports IEEE standard 1149.1-2001 Boundary Scan
- Functional as One 18 Bit Transceiver or Two 9 Bit Transceivers
- Temperature Range: -55°C to 125°C
- Maximum Operating Frequency: 100MHz
- Packaged in 68 lead CQFP

#### Low Power (Standby or Quiescent)

The HXBUSX18 consumes a maximum of 18mW under standby or quiescent conditions.

#### **Flexible Operation**

The HXBUSX18 combines D-type latches and D-type flip-flops to allow data to flow in transparent, latched or clocked modes.

#### Space Qualified Package

The HXBUSX18 is packaged in a 68 lead quad ceramic flat pack.



The HXBUSX18 is a radiation hardened Silicon On Insulator (SOI) CMOS 3.3V 18-bit bidirectional bus transceiver. This part can be used as either two 9 bit transceivers or one 18 bit transceiver. This part supports the IEEE standard 1149.1-2001 boundary scan to facilitate testing of complex circuit board assemblies. This device is designed specifically for low voltage (3.3V) VDD operation, but with the capability to provide a TTL interface to a 5V system environment.

## **Functional Block Diagram**



## **Signal Definition**

| Signal           | Description                                                                                 |
|------------------|---------------------------------------------------------------------------------------------|
| 1LEAB, 2LEAB     | Latch Enable Signals. These are 5V tolerant.                                                |
| 1LEBA, 2LEBA     |                                                                                             |
| 10EAB, 20EAB     | Output Enable Signals. These are 5V tolerant.                                               |
| 10EBA, 20EBA     |                                                                                             |
| 1CLKAB, 2CLKAB   | Clock Input Signals. These are 5V tolerant.                                                 |
| 1CLKBA, 2CLKBA   |                                                                                             |
| A1[1:9], A2[1:9] | Bidirectional Data Signals. These are 5V tolerant.                                          |
| B1[1:9], B2[1:9] |                                                                                             |
| TCK, TDI, TMS    | Dedicated JTAG test input signals. These are 5V tolerant.                                   |
| TDO              | Dedicated JTAG test CMOS output signal                                                      |
| IDDQ_MODE        | Factory test pin only. This CMOS input needs to have a "0" applied during normal operation. |
|                  | A logic signal "1" on this pin puts the chip into IDDQ mode.                                |
| TRSTN            | JTAG RESET Signal                                                                           |

## **Pinout Description**

| Pin | Symbol        | Signal Type                              | Pin | Symbol | Signal Type |
|-----|---------------|------------------------------------------|-----|--------|-------------|
| 1   | IDDQ_MODE (1) | I                                        | 35  | TRSTN  | I           |
| 2   | VDD           | PWR                                      | 36  | VDD    | PWR         |
| 3   | TDO           | OZ                                       | 37  | TCK    | 1           |
| 4   | 1CLKAB        | 1                                        | 38  | 2CLKBA | I           |
| 5   | 1LEAB         | I                                        | 39  | 2LEBA  | 1           |
| 6   | GND           | GND                                      | 40  | GND    | GND         |
| 7   | 10EAB         | 1                                        | 41  | 20EBA  | 1           |
| 8   | 1A1           | В                                        | 42  | 2B9    | В           |
| 9   | 1A2           | В                                        | 43  | 2B8    | В           |
| 10  | 1A3           | В                                        | 44  | 2B7    | В           |
| 11  | 1A4           | В                                        | 45  | 2B6    | В           |
| 12  | 1A5           | В                                        | 46  | 2B5    | В           |
| 13  | GND           | GND                                      | 47  | GND    | GND         |
| 14  | 1A6           | В                                        | 48  | 2B4    | В           |
| 15  | 1A7           | В                                        | 49  | 2B3    | В           |
| 16  | 1A8           | В                                        | 50  | 2B2    | В           |
| 17  | 1A9           | В                                        | 51  | 2B1    | В           |
| 18  | NC (2)        |                                          | 52  | NC (2) |             |
| 19  | VDD           | PWR                                      | 53  | VDD    | PWR         |
| 20  | 2A1           | В                                        | 54  | 1B9    | В           |
| 21  | 2A2           | В                                        | 55  | 1B8    | В           |
| 22  | 2A3           | В                                        | 56  | 1B7    | В           |
| 23  | GND           | GND                                      | 57  | GND    | GND         |
| 24  | 2A4           | В                                        | 58  | 1B6    | В           |
| 25  | 2A5           | В                                        | 59  | 1B5    | В           |
| 26  | 2A6           | В                                        | 60  | 1B4    | В           |
| 27  | 2A7           | В                                        | 61  | 1B3    | В           |
| 28  | 2A8           | В                                        | 62  | 1B2    | В           |
| 29  | 2A9           | В                                        | 63  | 1B1    | В           |
| 30  | GND           | GND                                      | 64  | GND    | GND         |
| 31  | 20EAB         | 1                                        | 65  | 10EBA  | 1           |
| 32  | 2LEAB         | I. I | 66  | 1LEBA  | I           |
| 33  | 2CLKAB        | I                                        | 67  | 1CLKBA | 1           |
| 34  | TDI           | I                                        | 68  | TMS    | L           |
|     |               |                                          |     |        |             |

(1) IDDQ\_MODE must be tied low for normal operation. Factory test mode is entered when IDDQ\_MODE is high.
(2) NC = No Connect (internally connected to ground).

#### **Truth Table**

|      | In   | puts  |   |                          |      | Ir   | puts  |   |                          |
|------|------|-------|---|--------------------------|------|------|-------|---|--------------------------|
| OEAB | LEAB | CLKAB | Α | Output B                 | OEBA | LEBA | CLKBA | В | Output A                 |
| L    | L    | Н     | Х | Maintain previous output | L    | L    | Н     | Х | Maintain previous output |
| L    | L    | L     | Х | Maintain previous output | L    | L    | L     | Х | Maintain previous output |
| L    | L    | ٨     | L | L                        | L    | L    | ^     | L | L                        |
| L    | L    | ٨     | Н | н                        | L    | L    | Λ     | Н | н                        |
| L    | Н    | Х     | L | L                        | L    | Н    | Х     | L | L                        |
| L    | Н    | Х     | Н | Н                        | L    | Н    | Х     | Н | н                        |
| Н    | Х    | Х     | Х | Z                        | Н    | Х    | Х     | Х | Z                        |

 $L = Low \text{ voltage level } H = High \text{ voltage level } X = Irrelevant \\ Z = High \text{ impedance } ^{ } = Rising \text{ clock edge}$ 

## **Functional Description**

The HXBUSX18 is a radiation hardened 3.3V 18 bit universal bus transceiver. This part supports IEEE Standard 1149.1-2001 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is accomplished via the 4 wire Test Access Port (TAP) interface. This device is designed specifically for low voltage (3.3V) VDD operation, but with the capability to provide a TTL interface to a 5V system environment.

In the normal mode, this device is an 18 bit universal bus transceiver. It combines D-type latches and D-type flip-flops to allow data to flow in transparent, latched or clocked modes. It can be used as two 9 bit transceivers or one 18 bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary test cells.

Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A to B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A bus data is latched while CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low, A bus data is stored on a low to high transition of CLKAB. When OEAB is low, the B outputs are active. When  $\overline{OEAB}$  is high, the B outputs are in the high impedance state. The functional operation of the device is shown in the Truth Table. B to A data flow is similar to A to B data flow, but uses the  $\overline{OEBA}$ , LEBA and CLKBA inputs.

In the test mode, the normal operation of the universal bus transceiver is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-2001.

Five dedicated test pins are used to observe and control the operation of the test circuitry test data input (TDI), test data output (TDO), test mode select (TMS), test reset (TSRTN) and test clock (TCK).

The functional block diagram for the HXBUSX18 shows a single channel. The HXBUSX18 has 18 single channels that may be configured into either two 9-bit transceivers or one 18-bit transceiver.

|                                                        |                   |                  | Lin   | nits    |       |  |
|--------------------------------------------------------|-------------------|------------------|-------|---------|-------|--|
| Parameter                                              | Symbol            | Conditions       | Min   | Max     | Units |  |
| Supply Voltage                                         | V <sub>DD</sub>   | —                | -0.5  | +4.6    | V     |  |
| DC Input Voltage                                       | V <sub>IN</sub>   | —                | -0.5  | VDD+0.5 | V     |  |
| DC Output Voltage                                      | V <sub>OUT</sub>  | —                | -0.5  | VDD+0.5 | V     |  |
| Input Diode Clamp Current (non-bipad inputs only)      | l <sub>ik</sub>   | VIN < -0.5V      | -42   | +42     | mA    |  |
|                                                        |                   | or               |       |         |       |  |
|                                                        |                   | VIN > VDD+0.5V   |       |         |       |  |
| Input Diode Clamp Current (bi-directional inputs only) | l <sub>ik</sub>   | VIN < -0.5V      | -84   | +84     | mA    |  |
|                                                        |                   | or               |       |         |       |  |
|                                                        |                   | VIN > VDD + 0.5V |       |         |       |  |
| Output Short Circuit Current, (2)                      | l <sub>os</sub>   | 1 second         | -450  | +680    | mA    |  |
| DC Output Current, Per Pin                             | I <sub>o</sub>    | VOUT = 0 to VDD  | -50   | +50     | mA    |  |
| Maximum Continuous Current Per Output Pin              | _                 | —                | -31.5 | 31.5    | mA    |  |
| Thermal Resistance, Junction to Case                   | θ <sub>JC</sub>   | —                | _     | 5.7     | °C/W  |  |
| Storage Temperature Range                              | T <sub>STG</sub>  | —                | -65   | +150    | °C    |  |
| Lead Temperature (soldering, 10 seconds)               | T <sub>Lmax</sub> | _                | _     | 260     | °C    |  |
| Junction Temperature                                   | TJ                | _                | _     | +175    | °C    |  |
| ESD (Human Body Model)                                 | _                 | _                | 2000  | _       | V     |  |

## Absolute Maximum Ratings (1)

(1) Stresses above the absolute maximum rating may cause permanent to the device. Extended operation at the maximum levels may degrade performance and affect reliability. (2) One output at a time should be shorted and the maximum junction temperature should not be exceeded. It should be tested for a maximum of 1 second.

## **Recommended Operating Conditions (1)(6)**

|                                                                      |                        |                     |      | Limits |       |
|----------------------------------------------------------------------|------------------------|---------------------|------|--------|-------|
| Parameter                                                            | Symbol                 |                     | Min  | Max    | Units |
| Supply Voltage                                                       |                        | V <sub>DD</sub>     | 3.0  | 3.6    | V     |
| Case Temperature                                                     |                        | Т <sub>С</sub>      | -55  | +125   | C     |
| High Level Input Voltage, (4)                                        |                        | V <sub>IH</sub>     | 2.0  | —      | V     |
| Low Level Input Voltage, (5)                                         |                        | V <sub>IL</sub>     | —    | 0.8    | V     |
| Input Voltage, (3)                                                   |                        | V <sub>IN</sub>     | -0.3 | 6.0    | V     |
| Output Voltage, (3)                                                  |                        | V <sub>OUT</sub>    | -0.3 | 6.0    | V     |
| High Level Output Current                                            | A Port                 | I <sub>ОН</sub>     | —    | -24    | mA    |
|                                                                      | B Port                 | I <sub>ОН</sub>     | —    | -24    | mA    |
|                                                                      | TDO                    | I <sub>ОН</sub>     | —    | -9     | mA    |
| Low Level Output Current                                             | A Port                 | I <sub>OL</sub>     | —    | 48     | mA    |
|                                                                      | B Port                 | I <sub>OL</sub>     | _    | 48     | mA    |
|                                                                      | TDO                    | I <sub>OL</sub>     | —    | 9      | mA    |
| Input transition rise or fall rate (clock and edge sensitive inputs) |                        | ∆t/∆v               | —    | 1.7    | ns/V  |
| (Outputs enabled)                                                    |                        |                     |      |        |       |
| Input transition rise or fall rate (non                              | edge sensitive inputs) | $\Delta t/\Delta v$ | -    | 5.2    | ns/V  |
| (Outputs enabled)                                                    |                        |                     |      |        |       |

(1) Specifications listed in datasheet apply when used under the Recommended Operating Conditions unless otherwise specified.

(2) N/A

(3) This applies to 5V tolerant I/O only. The standard CMOS I/O range is -0.3V to  $V_{DD}$ +0.3V.

(4) This applies to 5V tolerant inputs/bi-directionals only. The standard CMOS input V<sub>IH</sub> is 2.52V.

(5) This applies to 5V tolerant inputs/bi-directionals only. The standard CMOS input  $V_{IL}^{''}$  is 0.9V.

(6) All unused inputs of the device must be held at  $V_{DD}$  or GND to ensure proper device operation.

## **Radiation-Hardness Ratings**

| Parameter                 | Symbol | Environment Conditions | Limits              | Units             |  |
|---------------------------|--------|------------------------|---------------------|-------------------|--|
| Total Dose                | TID    |                        | 300                 | krad(Si)          |  |
| Transient Dose Rate Upset | DRU    | Pulse Width = 20ns     | 1x10 <sup>9</sup>   | rad(Si)/s         |  |
| Dose Rate Survivability   | DRS    | Pulse Width ≤ 20ns     | 1 x10 <sup>12</sup> | rad(Si)/s         |  |
| Neutron Fluence           |        | 1MeV equivalent energy | 1 x10 <sup>14</sup> | N/cm <sup>2</sup> |  |

(1) N/A

(2) Device will not latch up due to any of the specified radiation exposure conditions.

## **Radiation Characteristics**

#### **Total Ionizing Dose Radiation**

The device radiation hardness assurance TID level was qualified by <sup>60</sup>Co testing, including overdose and accelerated annealing, per MIL-STD-883 Method 1019. Ongoing assurance is provided by wafer level X-ray testing during manufacturing.

#### **Transient Dose Rate Ionizing Radiation**

Many aspects of product design are addressed to handle the high energy levels associated with the transient dose rate events. The device will maintain basic functional operation during exposure to a pulse up to the DRU specification. The device will meet functional, timing and parametric specifications after exposure to a pulse up to the DRS specification.

#### **Neutron Irradiation Damage**

SOI CMOS is inherently tolerant to damage from neutron irradiation. The device meets functional and timing specifications after exposure to the specified neutron fluence.

#### Latchup

The device will not latchup when exposed to any of the above radiation environments when applied under recommended operating conditions. SOI CMOS provides oxide isolation between adjacent PMOS and NMOS transistors and eliminates any potential SCR latchup structures.

## Electrical Requirements (1)(2)(3)

|                                           |                       |                                                                | Limi                  | ts   |       |
|-------------------------------------------|-----------------------|----------------------------------------------------------------|-----------------------|------|-------|
| Parameter                                 | Symbol                | Conditions                                                     | Min                   | Max  | Units |
| Output High Voltage                       | V <sub>OH5A</sub>     | $V_{DD} = 3.0V, I_{OH} = -100\mu A$                            | V <sub>DD</sub> -0.2  | —    | V     |
| (Ports A and B)                           | V <sub>OH5B</sub>     | V <sub>DD</sub> = 3.0V, I <sub>OH</sub> = -8mA                 | 2.4                   | —    | V     |
|                                           | V <sub>OH5C</sub>     | $V_{DD} = 3.0V, I_{OH} = -24mA$                                | 2                     | —    | V     |
| (TDO only)                                | V <sub>OH3_33</sub>   | V <sub>DD</sub> = 3.0V, I <sub>OH</sub> = -9 mA                | V <sub>DD</sub> -0.5V | —    | V     |
| Output Low Voltage                        | V <sub>OL5A</sub>     | $V_{DD} = 3.0V, I_{OL} = 100 \mu A$                            | —                     | 0.2  | V     |
|                                           | V <sub>OL5B</sub>     | V <sub>DD</sub> = 3.0V, I <sub>OL</sub> = 16 mA                | _                     | 0.4  | V     |
| (Ports A and B)                           | V <sub>OL5C</sub>     | $V_{DD} = 3.0V, I_{OL} = 32 \text{ mA}$                        | _                     | 0.5  | V     |
|                                           | V <sub>OL5D</sub>     | V <sub>DD</sub> = 3.0V, I <sub>OL</sub> = 48 mA, (4)           | _                     | 0.55 | V     |
| (TDO only)                                | V <sub>OL3 33</sub>   | $V_{DD} = 3.0V, I_{OL} = 9 \text{ mA}$                         | _                     | 0.5  | V     |
| Low Level Input Voltage                   | V <sub>IL T33</sub>   | $V_{DD} = 3.0V$                                                | 0.8                   | _    | V     |
| (5V tolerant inputs/bi-directionals)      |                       |                                                                |                       |      |       |
| High Level Input Voltage                  | V <sub>IH T33</sub>   | V <sub>DD</sub> = 3.6V                                         | _                     | 2.0  | V     |
| (5V tolerant inputs/bi-directionals)      |                       |                                                                |                       |      |       |
| Low Level Input Voltage                   | V <sub>II 33</sub>    | V <sub>DD</sub> = 3.0V                                         | 0.9                   | —    | V     |
| (CMOS inputs), (4)                        | 12_00                 |                                                                |                       |      |       |
| High Level Input Voltage                  | V <sub>IH 33</sub>    | V <sub>DD</sub> = 3.6V                                         | _                     | 2.52 | V     |
| (CMOS inputs), (4)                        |                       | 20                                                             |                       |      |       |
| Input Current                             | I <sub>II 1 22</sub>  | $V_{DD} = 3.6V, V_{IN} = GND$                                  | -10                   | +10  | Αu    |
| (non 5V tolerant – I <sub>DDOmode</sub> ) | I <sub>IH1 33</sub>   | $V_{DD} = 3.6V, V_{IN} = V_{DD}$                               | -10                   | +10  | μA    |
| Input Current                             | I <sub>II 1 T33</sub> | $V_{DD} = 3.6V, V_{IN} = GND$                                  | -10                   | +10  | μA    |
| (CMOS input 5V tolerant)                  | III 2 T22             | $V_{DD} = 3.6V, V_{IN} = GND$                                  | -1                    | -0.2 | mA    |
| · · · /                                   | IL2_133               | $V_{DD} = 3.6V$ , $V_{DD} = V_{DD}$                            | -10                   | +10  | Au    |
|                                           |                       | $V_{DD} = 3.6V$ , $V_{DD} = V_{DD}$                            | -10                   | +10  | uA    |
|                                           | IH2_133               | $V_{DD} = 3.6V V_{DM} = 5.5V$                                  | -10                   | +10  | цА    |
|                                           | -5VII_133             | $V_{DD} = 3.6V$ $V_{N} = 5.5V$                                 | -10                   | +10  | цА    |
| Three-state Output Leakage High           | 15VI2_133             | $V_{\text{DD}} = 3.6 \text{V}$ $V_{\text{DV}} = V_{\text{DD}}$ | -20                   | +20  | цА    |
| The state super Loanage high              | 102H1_133             | $V_{\text{DD}} = 3.0 \text{V}$ $V_{\text{DU}} = 2.5 \text{V}$  | -300                  | 0    | цА    |
| (Ports A and B)                           | <sup>1</sup> OZH4_133 | $V_{DD} = 3.6V$ , $V_{OVT} = 5.5V$                             | -20                   | +20  | μA    |
| (TDO only)                                | 15VO1_133             | $TDO V_{} = 3.6V V_{} = V_{}$                                  | -10                   | +10  | μA    |
| (120 only)                                | 'OZH1_33              | $TDO_{V} = 3.0V_{V} = 2.5V_{OUT}$                              | -300                  | -60  | μA    |
|                                           | 'OZH4_33              | $TDO_{V} = 3.6V_{V} = 5.5V_{V}$                                | -20                   | 120  | μΑ    |
| Three-state Output Leakage Low            | <sup>1</sup> 5VO4_T33 | $V_{\rm DD} = 3.6V_{\rm V} = -6ND_{\rm D}$                     | -20                   | +20  | μΛ    |
| (Ports A and P)                           | OZL1_T33              | $v_{DD} = 3.0V, v_{OUT} = 0.5V$                                | -20                   | +20  | μα    |
|                                           | OZL4_T33              | $v_{DD} = 3.00, v_{OUT} = 0.30$                                | +100                  | +350 | μΑ    |
| (TDO only)                                | OZL1_33               | TDO, $V_{DD} = 3.0V$ , $V_{OUT} = 0.6V$                        | -10                   | +10  | μΑ    |
| Standby Supply Current                    | OZL4_33               | $V_{DD} = 3.00, V_{OUT} = 0.50$                                | +30                   | +280 | μΑ    |
| Standby Supply Current                    | DDSB_33               | $v_{DD} = 3.6 \text{ v}, v_{IN} = v_{DD} \text{ or GND}$       | —                     | +5.0 | ША    |
|                                           |                       |                                                                |                       |      |       |
| Ouissesset Currents Current               |                       |                                                                |                       | .5.0 | 0     |
| Quiescent Supply Current                  | DDQ_33                | $v_{DD} = 3.0 \text{ v}, v_{IN} = v_{DD} \text{ or GND},$      | _                     | +5.0 | MA    |
| Dynamic Supply Current                    |                       | $v_{DD} = 3.6v$ , all outputs toggling                         |                       | .100 | 4     |
|                                           | DDOP1_33              |                                                                | _                     | +189 | mA    |
|                                           | DDOP2_33              | 10 MHz                                                         | —                     | +208 | mA    |
|                                           | IDDOP3_33             | 100 MHz                                                        | —                     | +990 | mA    |

(1) Conditions: Supply Voltage: 3.0 to 3.6V with  $V_{SS} = 0V$  (ground); Case Temperature (TC) -55°C to +125°C.

(2) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.

(3) All electrical requirements shall be for pre - and post radiation as guaranteed by design.

(4) Guaranteed but not tested by vendor.

## **Capacitance Parameters (1)**

|                            |                 |                                                                   | Lim | nits |       |
|----------------------------|-----------------|-------------------------------------------------------------------|-----|------|-------|
| Parameter                  | Symbol          | Conditions                                                        | Min | Max  | Units |
| Input Capacitance          | CI              | $V_{IN} = 3 V \text{ or } 0$ , input only pins                    | —   | 13   | pF    |
| Input – Output Capacitance | C <sub>IO</sub> | $V_{OUT} = 3 V \text{ or } 0, A \text{ and } B \text{ port pins}$ | —   | 24   | pF    |
| Output Capacitance         | Co              | $V_{OUT} = 3 V \text{ or } 0$ , TDO pin only                      | —   | 14.5 | pF    |

(1) Guaranteed but not tested by vendor.

## **Switching Parameters**

|                                                |                       |                                            | Lii  | nits |       |
|------------------------------------------------|-----------------------|--------------------------------------------|------|------|-------|
| Parameter                                      | Symbol                | Conditions                                 | Min  | Max  | Units |
| Clock Frequency                                | f <sub>clock</sub>    | CLKAB or CLKBA                             |      | 100  | MHz   |
| Pulse Duration                                 | T <sub>w_clkab</sub>  | CLKAB high to low                          | —    | +4.6 | ns    |
|                                                | T <sub>w_clkba</sub>  | CLKBA high to low                          | —    | +4.6 | ns    |
|                                                | T <sub>w_leab</sub>   | LEAB high                                  | —    | +3.2 | ns    |
|                                                | T <sub>w_leba</sub>   | LEBA high                                  | _    | +3.2 | ns    |
| Setup Time                                     | T <sub>su_clkab</sub> | A before CLKAB↑                            |      | +4   | ns    |
|                                                | T <sub>su_clkba</sub> | B before CLKBA↑                            |      | +4   | ns    |
|                                                | T <sub>su_leab</sub>  | A before LEAB↓, CLK=high or low            |      | +3.3 | ns    |
|                                                | T <sub>su_leba</sub>  | B before LEBA↓, CLK=high or low            |      | +3.3 | ns    |
| Hold Time                                      | T <sub>h_clkab</sub>  | A after CLKAB↑                             |      | +2.4 | ns    |
|                                                | T <sub>h_clkba</sub>  | B after CLKBA↑                             |      | +2.4 | ns    |
|                                                | T <sub>h_leab</sub>   | A after LEAB↓                              |      | +4.4 | ns    |
|                                                | T <sub>h_leba</sub>   | B after LEBA↓                              |      | +4.4 | ns    |
| Propagation Delay (Transparent Mode) (3)(4)    | t <sub>PLH</sub>      | From input A or B to output B or A         | 1.75 | 8.2  | ns    |
| Propagation Delay (Transparent Mode) (3)(4)    | t <sub>PHL</sub>      | From input A or B to output B or A         | 1.75 | 8.0  | ns    |
| Propagation Delay Clock to Output (A/B) (3)(4) | t <sub>PLHC</sub>     | From input CLKAB or CLKBA to output B or A | 1.75 | 9.1  | ns    |
| Propagation Delay Clock to Output (A/B) (3)(4) | t <sub>PHLC</sub>     | From input CLKAB or CLKBA to output B or A | 1.75 | 8.9  | ns    |
| Propagation Delay LEAB to Output (A/B) (3)(4)  | t <sub>PLHL</sub>     | From input LEAB or LEBA to output B or A   | 1.75 | 8.8  | ns    |
| Propagation Delay LEBA to Output (A/B) (3)(4)  | t <sub>PHLL</sub>     | From input LEAB or LEBA to output B or A   | 1.75 | 7.7  | ns    |
| Disable Time (3)(4)                            | t <sub>PHZ</sub>      | From input OEAB or OEBA to output B or A   |      | 10.3 | ns    |
| Disable Time (3)(4)                            | t <sub>PLZ</sub>      | From input OEAB or OEBA to output B or A   |      | 10.0 | ns    |
| Enable Time (3)(4)                             | t <sub>PZH</sub>      | From input OEAB or OEBA to output B or A   | 1.75 | 11.4 | ns    |
| Enable Time (3)(4)                             | t <sub>PZL</sub>      | From input OEAB or OEBA to output B or A   | 1.75 | 9.6  | ns    |

(1) Conditions: Supply Voltage: 3.0 to 3.6V with  $V_{SS} = 0V$  (ground); Case Temperature (TC) -55°C to +125°C.

(2) All electrical requirements shall be for pre - and post radiation as guaranteed by design.

(3)  $t_r < 2.5 \text{ ns}, t_f < 2.5 \text{ ns}.$ 

(4)  $C_{load} = 50 pF$ 

## **Signal Integrity**

As a general design practice, for digital input signals, one should have good signal integrity which means input signals that are free of noise, glitches and ringing with rising and falling edges of ≤10ns. More specifically, an input is considered to have good signal integrity when the input voltage monotonically traverses the region between VIL and VIH in  ${\leq}10\text{ns}.$ 

Floating inputs for an extended period of time is not recommended.



**Output Propagation Waveforms** 

**Enable Propagation Waveforms** 

## **Reference Load Circuit**



| Test       | S1   |  |
|------------|------|--|
| TPLH, TPHL | OPEN |  |
| TPLZ, TPZL | 6V   |  |
| TPHZ, TPZH | GND  |  |





Detail A

**Dimensions - Inches Dimensions - Millimeters** Symbol Min Nom Max Min Nom Max А .090 .100 .111 2.29 2.54 2.82 A1 .072 .080 .088 1.83 2.03 2.23 b .008 .010 0.20 0.25 0.30 .012 .005 .006 .008 0.13 0.15 0.20 с .030 c1 .035 .040 0.76 0.89 1.02 D/E .693 .700 .707 17.60 17.96 17.78 D1/E1 .395 .400 .405 10.03 10.16 10.29 е .020 .025 .030 .505 .635 .765 F .130 .140 .150 3.31 3.56 3.81 1.641 BSC 41.68 BSC L1 1.460 BSC 37.08 BSC L2 .950 BSC 24.13 BSC L3



Detail B

## Reliability

For many years Honeywell has been producing integrated circuits that meet the stringent reliability requirements of space and defense systems. Honeywell has delivered hundreds of thousands of QML parts since the early 1990's. Using this proven approach Honeywell will assure the reliability of the products manufactured with the SOI CMOS process technology. This approach includes adhering to Honeywell's Quality Management Plan for:

- Designing in reliability by establishing electrical rules based on wear out mechanism characterization performed on specially designed test structures (electromigration, TDDB, hot carriers, bias temperature instability and radiation).
- Utilizing a structured and controlled design process.
- Statistically controlling wafer fabrication process with a continuous defect reduction process.
- Performing individual wafer lot acceptance through process monitor testing (includes radiation testing).
- Using characterized and qualified packages.
- Performing thorough product testing program based on MIL-PRF-38535 and MIL-STD 883.

#### **Screening and Conformance Inspection**

The product test flow includes screening units with the applicable flow (Engineering Model, QML V, QML Q, Class V and Q equivalent) and the appropriate periodic or lot conformance testing (Groups A, B, C, D, and E). Both the wafer process and the products are subject to periodic or lot based Technology Conformance Inspection (TCI) and Quality Conformance Inspection (QCI) tests as defined by Honeywell's Quality Management Plan.

#### **Screening and Conformance Inspection**

| Group A | General Electrical Tests                                                |
|---------|-------------------------------------------------------------------------|
| Group B | Mechanical – Resistance to Solvents, Bond Strength,                     |
|         | Die Shear, Solderability                                                |
| Group C | Life Tests – 1000 hours at 125°C or equivalent                          |
| Group D | Package related mechanical tests – Physical Dimensions, Lead Integrity, |
|         | Thermal Shock, Temp Cycle, Moisture Resistance, Seal, Mechanical        |
|         | Shock, Vibration, Acceleration, Salt Atmosphere, Internal Water Vapor,  |
|         | Adhesion of Lead Finish                                                 |
| Group E | Radiation Tests                                                         |

## **Ordering Information (1)**

#### **Standard Microcircuit Drawing**

The HXBUSX18 can be ordered under the SMD drawing 5962-07A06.



Orders may be faxed to 763-954-2051. Please contact our Customer Service Representative at 1-763-954-2474 for further information.
 Engineering Device Description: Parameters are tested -55°C to 125°C, 24 hour burn-in, no radiation guaranteed.

## QCI Testing (1)

| Classification | QCI Testing                                                                |
|----------------|----------------------------------------------------------------------------|
| QML Q+         | No lot specific testing performed. (2)                                     |
| QML V          | Lot specific testing required in accordance with MIL-PRF-38535 Appendix B. |
| GIVE V         |                                                                            |

(1) QCI groups, subgroups and sample sizes are defined in MIL-PRF38535 and the Honeywell QM Plan. Quarterly testing is done in accordance with the Honeywell QM Plan. (2) If customer requires lot specific testing, the purchase order must indicate specific tests and sample sizes.

Honeywell reserves the right to make changes of any sort without notice to any and all products, technology and testing identified herein. You are advised to consult Honeywell or an authorized sales representative to verify that the information in this data sheet is current before ordering this product. Absent express contract terms to the contrary, Honeywell does not assume any liability of any sort arising out of the application or use of any product or circuit described herein; nor does it convey any license or other intellectual property rights of Honeywell or of third parties.

#### Find out more

To learn more about Honeywell's radiation hardened integrated circuit products and technologies, visit www.honeywell.com/microelectronics.

#### **Honeywell Aerospace**

Honeywell 12001 Highway 55 Plymouth, MN 55441 Telephone: 1.800.323.8295 www.honeywellmicroelectronics.com/

ADS-14205 rev A June 2014 © 2014 Honeywell International Inc.

